Job Description:
Our client is a leading provider of embedded control applications. Their product portfolio comprises general purpose and specialized 8-bit, 16-bit, and 32-bit microcontrollers, 32-bit microprocessors, field-programmable gate array (FPGA) products, a broad spectrum of high-performance linear, mixed-signal, power management, thermal management, radio frequency (RF), timing, safety, security, wired connectivity and wireless connectivity devices, as well as serial Electrically Erasable Programmable Read Only Memory (EEPROM), Serial Flash memories, Parallel Flash memories, and serial Static Random Access Memory (SRAM). We also license Flash-IP solutions that are incorporated in a broad range of products.
The AES Design team in Bangalore is looking for an experienced and motivated Physical Design Technical Staff Engineer to implement RTL2GDSII for larger SOCs. As a member of Physical Design team,you will be responsible for place and route, timing closure and physical verification checks for multiple blocks and top level. The candidate should have experience with Physical Design tools. The candidate should have in depth knowledge of Innovus/ICC2 tool execution.
Job Responsibilities:
The employee is responsible for complete physical design of multiple large & complex blocks & sub-system implementation 16nm/6nm and below technology nodes. The employee is expected to take ownership of Full Chip/multiple complex design & flow challenges, which would include:
- Floor-planning, Place & Route and CTS using physical design tools like Innovus and ICC2.
- Physical verification and IP Integration
- Physical Design Flow and Methodology.
- IR and EM checks.
- Ability to lead the team along with the project execution.
- Use metric-driven techniques to help ensure first-pass working silicon.
- Communicate regularly with the implementation and project team to resolve issues, and communicate status to leads
- Occasional travel needed.
Requirements
Requirements/Qualifications:
This position requires at least B.E/B.Tech/M.Tech in Electronics with 12+ years of Physical Design experience in a fast-paced environment with following experience.
- Expertise in Physical Design activities: Floor-planning, CTS, P&R, Extraction, Power IR/EM, Physical Verification (DRC/LVS) and Signal Integrity
- Advanced knowledge of place and route methodologies and low power methodologies.
- Static Timing/Crosstalk Analysis and timing closure
- Must have an understanding of Synthesis/DFT concepts and flow
- Experience in working with analog IP, hard and soft macros and delivering hierarchical design projects
- Expertise with Backend Tools (Innovus or ICC2, Calibre or PVS, PrimeTime or Tempus, Redhawk or Voltus, Starrcxt or QRC)
- Strong programming knowledge in Perl, TCL, and/or Shell and Python Scripting
- Excellent oral and written communications skills in order to work with teams across the globe
Requirements/Qualifications: This position requires at least B.E/B.Tech/M.Tech in Electronics with 12+ years of Physical Design experience in a fast-paced environment with following experience. Expertise in Physical Design activities: Floor-planning, CTS, P&R, Extraction, Power IR/EM, Physical Verification (DRC/LVS) and Signal Integrity Advanced knowledge of place and route methodologies and low power methodologies. Static Timing/Crosstalk Analysis and timing closure Must have an understanding of Synthesis/DFT concepts and flow Experience in working with analog IP, hard and soft macros and delivering hierarchical design projects Expertise with Backend Tools (Innovus or ICC2, Calibre or PVS, PrimeTime or Tempus, Redhawk or Voltus, Starrcxt or QRC) Strong programming knowledge in Perl, TCL, and/or Shell and Python Scripting Excellent oral and written communications skills in order to work with teams across the globe