drjobs PLL CIRCUIT DESIGN ENGINEER العربية

PLL CIRCUIT DESIGN ENGINEER

Employer Active

drjobs

Job Alert

You will be updated with latest job alerts via email
Valid email field required
Send jobs
Send me jobs like this
drjobs

Job Alert

You will be updated with latest job alerts via email

Valid email field required
Send jobs
Job Location drjobs

Clara - USA

Monthly Salary drjobs

Not Disclosed

drjobs

Salary Not Disclosed

Job Description

Overview:
TekWissen Group is a workforce management provider throughout the USA and many other countries in the world. This Client is an American multinational semiconductor company based in Santa Clara California that develops computer processors and related technologies for business and consumer markets. global company that specializes in manufacturing semiconductor devices used in computer processing. The company also produces flash memories graphics processors motherboard chip sets and a variety of components used in consumer electronics goods.

Job Title: PLL CIRCUIT DESIGN ENGINEER
Work Location: Santa Clara CA 95054
Duration: 6 Months
Work Type: Contract
Job Type: Onsite
Job Description:
  • Solid knowledge Analog Circuit Design in FinFET technology specifically in PLLs and associated subblocks including VCO chargepump dividers state machines LDO feedback and compensation techniques bandgap TDC interpolator circuits high speed buffers etc.
  • Solid knowledge of industry standard tools and practices for analog circuit design
  • Good knowledge in Physical design STA methodology scripts (Tcl) knowledge on Perl Python
  • Qualityoriented mindset
  • Strong and effective communication skills and team spirit

KEY RESPONSIBILITIES:
  • Help design of building blocks of a PLL
  • Run pretapeout verification flows to confirm design meets performance power reliability and timing requirements.
  • Work closely with layout engineers to deliver the physical design as well as define production/benchlevel test plans with postsilicon characterization groups for silicon evaluation to ensure interlocked and highquality execution


PREFERRED EXPERIENCE:
  • 35 years of professional experience in the semiconductor industry
  • Experience in FinFET & Dual Patterning nodes such as 16/14/10/7nm/5nm
  • Handson design experience in performance analog and hybrid Phase Locked Loops analogtodigital (ADC) digitaltoanalog (DAC) data converter VCO LDO bandgap charge pump opamps interpolator circuits.
  • Experience with the following is a plus: Digital PLL techniques TDC or DSP and control theory experience related to digital PLLs Dual chargepump PLL designs FractionalN PLLs spreadspectrum PLLs.
  • Proficient with Cadence custom circuit design tools like ADEL and ADEXL and running MonteCarlo noise aging EM and IR drop simulations and stability analysis. Helic/EMX is a plus.
  • Have good experience with simulation tools such as Spectre Hspice AFS and MATLAB System Verilog Python.
  • Capable of understanding DRC and LVS results with verification tools (Calibre ICV or like)
  • Proficiency in scripting languages like Perl Python matlab etc. is a plus.
  • Able to work effectively in a team with good interpersonal skills enthusiasm and positive energy
  • Possess strong analytical/problem solving skills and pronounced attention to details
  • Must be a selfstarter and able to independently drive tasks to completion

ACADEMIC CREDENTIALS:
  • Masters in electrical engineering or equivalent preferred
TekWissen Group is an equal opportunity employer supporting workforce diversity.

Employment Type

Full Time

Company Industry

About Company

Report This Job
Disclaimer: Drjobpro.com is only a platform that connects job seekers and employers. Applicants are advised to conduct their own independent research into the credentials of the prospective employer.We always make certain that our clients do not endorse any request for money payments, thus we advise against sharing any personal or bank-related information with any third party. If you suspect fraud or malpractice, please contact us via contact us page.